Compact model for short-channel symmetric double-gate junctionless transistors

Nenhuma Miniatura disponível
Citações na Scopus
19
Tipo de produção
Artigo
Data
2015
Autores
Avila-Herrera F.
Cerdeira A.
Paz B.C.
Estrada M.
Iniguez B.
Pavanello M.A.
Orientador
Periódico
Solid-State Electronics
Título da Revista
ISSN da Revista
Título de Volume
Citação
AVILA, FERNANDO; CERDEIRA, Antonio; PAZ, Bruna Cardoso; CUETO, Magali Estrada; INIGUEZ, Benjamin; Pavanello, Marcelo Antonio. Compact model for short-channel symmetric double-gate junctionless transistors. Solid-State Electronics, v. 111, p. 196-203, 2015.
Texto completo (DOI)
Palavras-chave
Resumo
© 2015 Elsevier Ltd.Abstract In this work a compact analytical model for short-channel double-gate junctionless transistor is presented, considering variable mobility and the main short-channel effects as threshold voltage roll-off, series resistance, drain saturation voltage, channel shortening and saturation velocity. The threshold voltage shift and subthreshold slope variation is determined through the minimum value of the potential in the channel. Only eight model parameters are used. The model is physically-based, considers the total charge in the Si layer and the operating conditions in both depletion and accumulation. Model is validated by 2D simulations in ATLAS for channel lengths from 25 nm to 500 nm and for doping concentrations of 5 × 1018 and 1 × 1019 cm-3, as well as for Si layer thickness of 10 and 15 nm, in order to guarantee normally-off operation of the transistors. The model provides an accurate continuous description of the transistor behavior in all operating regions.

Coleções