Charge-based compact analytical model for triple-gate junctionless nanowire transistors

Nenhuma Miniatura disponível
Citações na Scopus
34
Tipo de produção
Artigo
Data
2016
Autores
Avila-Herrera F.
Paz B.C.
Cerdeira A.
Estrada M.
Pavanello M.A.
Orientador
Periódico
Solid-State Electronics
Título da Revista
ISSN da Revista
Título de Volume
Citação
ÁVILA-HERRERA, F.; PAZ, B.C.; CERDEIRA, A.; ESTRADA, M.; PAVANELLO, M.A.. Charge-based compact analytical model for triple-gate junctionless nanowire transistors. Solid-State Electronics, v. 122, p. 23-31, 2016.
Texto completo (DOI)
Palavras-chave
Resumo
© 2016 Elsevier Ltd.A new compact analytical model for short channel triple gate junctionless transistors is proposed. Based on a previous model for double-gate transistors which neglected the fin height effects, a new 3-D continuous model has been developed, including the dependence of the fin height and the short channel effects. An expression for threshold voltage is presented. The model defines a one-dimensional semiconductor effective capacitance due to the width and the height of the fin, which in turn redefines the potentials and charges, without altering the general modeling procedure. Threshold voltage roll-off, subthreshold slope, DIBL and channel length modulation, as well as, the mobility degradation and the velocity saturation have been introduced into the model. The validation was done by 3-D numerical simulations for different fin heights and channel lengths, as well as, by experimental measurements in nanowire transistors with doping concentrations of 5 × 1018 and 1 × 1019 cm-3. The developed model is suitable for describing the current-voltage characteristics in all operating regions from double-gate to nanowire transistor with only 8 adjusting parameters.

Coleções