TCAD Evaluation of the Substrate Bias Influence on the Carrier Transport of Ω-Gate Nanowire MOS Transistors with Ultra-Thin BOX

Nenhuma Miniatura disponível
Citações na Scopus
2
Tipo de produção
Artigo de evento
Data
2021-04-19
Autores
Bergamaschi F.E.
Marcelo Antonio Pavanello
Orientador
Periódico
LAEDC 2021 - IEEE Latin America Electron Devices Conference
Título da Revista
ISSN da Revista
Título de Volume
Citação
BERGAMASCHI, F.E.; PAVANELLO, M. A. TCAD Evaluation of the Substrate Bias Influence on the Carrier Transport of Ω-Gate Nanowire MOS Transistors with Ultra-Thin BOX. LAEDC 2021 - IEEE Latin America Electron Devices Conference, p. 1-4, Apr. 2021.
Palavras-chave
Resumo
In this work, the effects of substrate biasing on the electrical behavior of n-Type Ω-gate SOI nanowire MOS transistors with thin buried oxide (BOX) and variable fin width are analyzed. The analysis is carried over through 3D TCAD simulations calibrated with experimental data. Mobility degradation is observed for negative back bias due to surface-related scattering mechanisms on the front gate channel, while mobility increase is verified for positive back bias values that induce conduction in both front and back channels. High back bias values, however, which activate the back channel prior to the front one, lead to degradation in carrier mobility. On-state-off-state current ratio reduces for positive back bias due to degradation in the subthreshold slope, while DIBL is worsened due to the reduced front gate control when the substrate's positive electric field takes ahold of the inversion charges.

Coleções