BERGAMASHI, F. E.BARRAUD, S.CASSE, M.VINET, M.FAYNOT, O.PAZ, B. C.Marcelo Antonio Pavanello2022-01-122022-01-122019-08-05BERGAMASHI, F. E.; BARRAUD, S.; CASSE, M.; VINET, M.; FAYNOT, O.; PAZ, B. C.; PAVANELLO, M. A. Impact of substrate bias on the mobility of n-type-gate SOI nanowire MOSFETs. SBMicro 2019 - 34th Symposium on Microelectronics Technology and Devices, Aug. 2019.https://repositorio.fei.edu.br/handle/FEI/3720This work presents the impact of substrate bias on the mobility of high-κ gate n-type Ω-gate SOI nanowire MOS transistors. The analysis is performed through experimental measurements and tridimensional numerical simulations. Mobility and its degradation coefficients are extracted using the Y-function method. The results showed that back bias increase has a beneficial effect on mobility for negative voltages and up to 10V, due to reduction in surface roughness scattering. But for higher back bias levels, mobility starts undergoing severe degradation. Simulations show that strong positive back bias drags the inversion layer down to the second interface, where mobility is shown to be lower.Acesso RestritoImpact of substrate bias on the mobility of n-type-gate SOI nanowire MOSFETsArtigo de evento10.1109/SBMicro.2019.8919463MobilityNanowireSOI MOSFETSubstrate bias