HERRERA, F. A.CERDEIRA, A.PAZ, B. C.ESTRADA, M.Marcelo Antonio Pavanello2022-01-122022-01-122015-10-13https://orcid.org/0000-0003-1361-3650HERRERA, F. A.; CERDEIRA, A.; PAZ, B. C.; ESTRADA, M.; PAVANELLO, M. A. Analytical compact model for triple gate junctionless MOSFETs. SBMicro 2015 - 30th Symposium on Microelectronics Technology and Devices. Oct. 2015.https://repositorio.fei.edu.br/handle/FEI/3954A new compact analytical model for triple gate junctionless transistors JLT is presented considering the capacitances when the fin height is reduced. For its calculation, the capacitance is separated into gate and silicon height capacitance. On the modeling side, threshold voltage, drain current model and short channel effects are modeled considering the influence of variable fin height. Based on our previous developed analytical model for 2D devices, which neglects the fin height effects, a 3D analytical compact model was developed including short channel effects. The 3D model presented is useful for modeling silicon triple gate junctionless transistors. The model validation is done by simulations varying the fin height and channel length.Acesso RestritoAnalytical compact model for triple gate junctionless MOSFETsArtigo de evento10.1109/SBMicro.2015.7298147capacitancesJunctionless transistorSCE