OLIVEIRA, D. L.CURTINHAS, T.BOMPEAN, D.FERREIRA, L. S.ROMANO, L.2022-01-122022-01-122012-02-05OLIVEIRA, D. L.; CURTINHAS, T.; BOMPEAN, D.; FERREIRA, L. S.; ROMANO, L. Synthesis of synchronous digital systems operating in double-edge of clock. 2012 IEEE 3rd Latin American Symposium on Circuits and Systems, LASCAS 2012 - Conference Proceedings, 2012.https://repositorio.fei.edu.br/handle/FEI/4146In a synchronous digital system the activity of the clock signal is a major consumer of energy. It consumes 15% to 45% of energy consumed. Reducing the activity of the clock signal produces a reduction of energy considered, but also reduces clock skew problems and iteration electromagnetic. An interesting strategy is the synchronous digital system to operate in the transitions of both edges of the clock signal (double-edge triggered - DET), as this allows a 50% reduction in the frequency of the clock signal, but having the same processing rate data. In this paper we propose a method for synthesis of synchronous digital systems that operate on both edges of the clock signal, but the state memory is composed only of flip-flops that are sensitive to a single edge of the clock signal (single-edge triggered flip-flops - SET-FF). © 2012 IEEE.Acesso RestritoSynthesis of synchronous digital systems operating in double-edge of clockArtigo de evento10.1109/LASCAS.2012.6180347