Rodrido DoriaTREVISOLI, R. D.Michelly De SouzaMarcelo Antonio Pavanello2022-01-122022-01-122012-09-02DORIA, R.; TREVISOLI, R. D.; DE SOUZA, M.; PAVANELLO, M. A. Application of junctionless nanowire transistor in the self-cascode configuration to improve the analog performance. ECS Transactions, v, 49, n. 1, p. 215-222, 2012.1938-6737https://repositorio.fei.edu.br/handle/FEI/4154The self-cascode (SC) configuration consists in a series association of two transistors with tied gates usually applied to improve the analog performance of MOS devices. This paper compares the analog parameters of single Junctionless transistors with the ones presented by self-cascode associations composed by two Junctionless devices with identical or different fin widths (symmetric and asymmetric, respectively). The transconductance to the drain current ratio, the Early voltage (VEA) and the intrinsic voltage gain (AV) have been evaluated for both single devices and SC structures. It has been shown that the SC configurations, specially the asymmetric ones, present a strong reduction of the drain conductance (gD) with respect to single devices, resulting in an increase of VEA and AV, which can be higher than 30 dB depending on the bias conditions. © The Electrochemical Society.Acesso RestritoApplication of junctionless nanowire transistor in the self-cascode configuration to improve the analog performanceArtigo de evento10.1149/04901.0215ecst