Analog parameters of strained non-rectangular triple gate FinFETs
dc.contributor.author | BÜHLER, Rudolf Theoderich | |
dc.contributor.author | Renato Giacomini | |
dc.contributor.author | MARTINO, J. A. | |
dc.contributor.authorOrcid | https://orcid.org/0000-0002-7934-9605 | |
dc.contributor.authorOrcid | https://orcid.org/0000-0003-1060-2649 | |
dc.date.accessioned | 2022-07-01T06:06:58Z | |
dc.date.available | 2022-07-01T06:06:58Z | |
dc.date.issued | 2010-01-05 | |
dc.description.abstract | The strained silicon technology together to the reduction of the temperature is studied in this paper on trapezoidal triple gate FinFETs, through three-dimensional numerical simulation, with particular focus on analog parameters. The comparison of the intrinsic voltage gain between the different trapezoidal fin shapes demonstrated that, although the strained silicon technology provided higher intrinsic voltage gain, the fin shape can have a major role in analog parameters, helping to improve those parameters under certain circumstances. Higher intrinsic voltage gains were obtained for strained devices with top fin width larger than bottom. ©The Electrochemical Society. | |
dc.description.firstpage | 21 | |
dc.description.issuenumber | 1 | |
dc.description.lastpage | 28 | |
dc.description.volume | 31 | |
dc.identifier.citation | BUHLER, R. T.; GIACOMINI, R.; MARTINO, J. A. Analog parameters of strained non-rectangular triple gate FinFETs. ECS Transactions, v. 31, n. 1, p. 21-28, 2010. | |
dc.identifier.doi | 10.1149/1.3474138 | |
dc.identifier.issn | 1938-5862 | |
dc.identifier.uri | https://repositorio.fei.edu.br/handle/FEI/4534 | |
dc.relation.ispartof | ECS Transactions | |
dc.rights | Acesso Restrito | |
dc.title | Analog parameters of strained non-rectangular triple gate FinFETs | |
dc.type | Artigo de evento | |
fei.scopus.citations | 1 | |
fei.scopus.eid | 2-s2.0-79952480217 | |
fei.scopus.subject | Analog parameters | |
fei.scopus.subject | Fin shape | |
fei.scopus.subject | Fin widths | |
fei.scopus.subject | FinFETs | |
fei.scopus.subject | Strained Silicon | |
fei.scopus.subject | Three-dimensional numerical simulations | |
fei.scopus.subject | Triple-gate | |
fei.scopus.subject | Voltage gain | |
fei.scopus.updated | 2025-02-01 | |
fei.scopus.url | https://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=79952480217&origin=inward |