Low temperature influence on performance and transport of Ω-gate p-type SiGe-on-insulator nanowire MOSFETs

dc.contributor.authorPaz B.C.
dc.contributor.authorCasse M.
dc.contributor.authorBarraud S.
dc.contributor.authorReimbold G.
dc.contributor.authorVinet M.
dc.contributor.authorFaynot O.
dc.contributor.authorPavanello M.A.
dc.date.accessioned2019-08-19T23:45:13Z
dc.date.available2019-08-19T23:45:13Z
dc.date.issued2019
dc.description.abstract© 2019 Elsevier LtdThis work evaluates the operation of p-type Si0.7Ge0.3-On-Insulator (SGOI) nanowires from room temperature down to 5.2 K. Electrical characteristics are shown for long channel devices comparing narrow Ω-gate to quasi-planar MOSFETs (wide fin width). Analysis is performed starting from basic MOSFET electrical parameters extraction, evidence of quantum transport, transconductance and capacitance step-like behavior. Temperature and fin width influence over mobility results are discussed for uniaxial and biaxial compressive strained SGOI. Results are also compared to unstrained p-type SOI nanowires and effective mobility enhancement for SGOI nanowires is still observed for devices with fin width scaled down to 20 nm. Narrow SGOI NW presents mobility improvement over quasi-planar SGOI structure for all temperature range due to beneficial uniaxial strain over biaxial one. Cryogenic operation of nanowires allowed the dissociation of phonon and surface roughness mobility contributions, which are also discussed in this work. Similar phonon-limited mobility contribution dependence on temperature is obtained for both narrow SGOI and unstrained SOI transistors. In order to provide a complete study on the performance of SGOI nanowires, temperature influence is also investigated over analog parameters for narrow SGOI transistor.
dc.description.firstpage83
dc.description.lastpage89
dc.description.volume159
dc.identifier.citationPAZ, Bruna Cardoso; CASSÉ, MIKAËL; BARRAUD, SYLVAIN; REIMBOLD, GILLES; VINET, MAUD; FAYNOT, OLIVIER; PAVANELLO, Marcelo A.. Low temperature influence on performance and transport of Ω-Gate p-type SiGe-on-Insulator Nanowire MOSFETs. SOLID-STATE ELECTRONICS, v. 159, p. 83-89, 2019.
dc.identifier.doi10.1016/j.sse.2019.03.041
dc.identifier.issn0038-1101
dc.identifier.urihttps://repositorio.fei.edu.br/handle/FEI/1138
dc.relation.ispartofSolid-State Electronics
dc.rightsAcesso Restrito
dc.subject.otherlanguageAnalog parameters
dc.subject.otherlanguageLow temperature
dc.subject.otherlanguageNanowire
dc.subject.otherlanguageQuantum transport
dc.subject.otherlanguageSGOI
dc.subject.otherlanguageSiGe
dc.subject.otherlanguageStrain
dc.titleLow temperature influence on performance and transport of Ω-gate p-type SiGe-on-insulator nanowire MOSFETs
dc.typeArtigo
fei.scopus.citations1
fei.scopus.eid2-s2.0-85063289386
fei.scopus.subjectAnalog parameters
fei.scopus.subjectLow temperatures
fei.scopus.subjectQuantum transport
fei.scopus.subjectSGOI
fei.scopus.subjectSiGe
fei.scopus.updated2024-03-04
fei.scopus.urlhttps://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85063289386&origin=inward
Arquivos
Coleções