On the compact modelling of Si nanowire and Si nanosheet MOSFETs
dc.contributor.author | CERDEIRA, A. | |
dc.contributor.author | ESTRADA, M. | |
dc.contributor.author | Marcelo Antonio Pavanello | |
dc.contributor.authorOrcid | https://orcid.org/0000-0003-1361-3650 | |
dc.date.accessioned | 2022-03-01T06:04:58Z | |
dc.date.available | 2022-03-01T06:04:58Z | |
dc.date.issued | 2022 | |
dc.description.abstract | In this paper, three-dimensional technology computer aided design simulations are used to show that the electron concentration, current density, and electric field distribution from the interface at the lateral channels and from the top channel to the centre of the silicon wire, in nanowire and nanosheet structures, are practically same. This characteristic makes it possible to consider that the total channel width for these structures is equal to the perimeter of the transistor sheet, allowing to extend of the application of the symmetric doped double-gate model (SDDGM) model to nanowires and nanosheets metal-oxide-semiconductor field effect transistors, with no need to include new parameters. The model SDDGM is validated for this application using several measured and simulated structures of nanowires and nanosheets transistors, with different aspect ratios of fin width and fin height, showing very good agreement between measured or simulated characteristics and modelled. SDDGM is encoded in Verilog-A language and implemented in the SmartSPICE circuit simulator. | |
dc.description.issuenumber | 2 | |
dc.description.volume | 37 | |
dc.identifier.citation | CERDEIRA, A.; ESTRADA, M.; PAVANELLO, M. A. On the compact modelling of Si nanowire and Si nanosheet MOSFETs. Semiconductor Science and Technology, v. 37, n. 2, 2022. | |
dc.identifier.doi | 10.1088/1361-6641/ac45c0 | |
dc.identifier.issn | 1361-6641 | |
dc.identifier.uri | https://repositorio.fei.edu.br/handle/FEI/4422 | |
dc.relation.ispartof | Semiconductor Science and Technology | |
dc.rights | Acesso Restrito | |
dc.subject.otherlanguage | Compact modelling | |
dc.subject.otherlanguage | Si nanosheet MOSFETs | |
dc.subject.otherlanguage | Si nanowire MOSFET | |
dc.subject.otherlanguage | Stacked-planar structures | |
dc.title | On the compact modelling of Si nanowire and Si nanosheet MOSFETs | |
dc.type | Artigo | |
fei.scopus.citations | 3 | |
fei.scopus.eid | 2-s2.0-85123836017 | |
fei.scopus.subject | Compact model | |
fei.scopus.subject | Double-gate | |
fei.scopus.subject | Gate models | |
fei.scopus.subject | MOSFETs | |
fei.scopus.subject | Nanowire MOSFETs | |
fei.scopus.subject | Planar structure | |
fei.scopus.subject | Si nanosheet MOSFET | |
fei.scopus.subject | Stacked-planar structure | |
fei.scopus.subject | Symmetrics | |
fei.scopus.updated | 2025-02-01 | |
fei.scopus.url | https://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85123836017&origin=inward |