Repositório do Conhecimento Institucional do Centro Universitário FEI
 

On the compact modelling of Si nanowire and Si nanosheet MOSFETs

dc.contributor.authorCERDEIRA, A.
dc.contributor.authorESTRADA, M.
dc.contributor.authorMarcelo Antonio Pavanello
dc.contributor.authorOrcidhttps://orcid.org/0000-0003-1361-3650
dc.date.accessioned2022-03-01T06:04:58Z
dc.date.available2022-03-01T06:04:58Z
dc.date.issued2022
dc.description.abstractIn this paper, three-dimensional technology computer aided design simulations are used to show that the electron concentration, current density, and electric field distribution from the interface at the lateral channels and from the top channel to the centre of the silicon wire, in nanowire and nanosheet structures, are practically same. This characteristic makes it possible to consider that the total channel width for these structures is equal to the perimeter of the transistor sheet, allowing to extend of the application of the symmetric doped double-gate model (SDDGM) model to nanowires and nanosheets metal-oxide-semiconductor field effect transistors, with no need to include new parameters. The model SDDGM is validated for this application using several measured and simulated structures of nanowires and nanosheets transistors, with different aspect ratios of fin width and fin height, showing very good agreement between measured or simulated characteristics and modelled. SDDGM is encoded in Verilog-A language and implemented in the SmartSPICE circuit simulator.
dc.description.issuenumber2
dc.description.volume37
dc.identifier.citationCERDEIRA, A.; ESTRADA, M.; PAVANELLO, M. A. On the compact modelling of Si nanowire and Si nanosheet MOSFETs. Semiconductor Science and Technology, v. 37, n. 2, 2022.
dc.identifier.doi10.1088/1361-6641/ac45c0
dc.identifier.issn1361-6641
dc.identifier.urihttps://repositorio.fei.edu.br/handle/FEI/4422
dc.relation.ispartofSemiconductor Science and Technology
dc.rightsAcesso Restrito
dc.subject.otherlanguageCompact modelling
dc.subject.otherlanguageSi nanosheet MOSFETs
dc.subject.otherlanguageSi nanowire MOSFET
dc.subject.otherlanguageStacked-planar structures
dc.titleOn the compact modelling of Si nanowire and Si nanosheet MOSFETs
dc.typeArtigo
fei.scopus.citations3
fei.scopus.eid2-s2.0-85123836017
fei.scopus.subjectCompact model
fei.scopus.subjectDouble-gate
fei.scopus.subjectGate models
fei.scopus.subjectMOSFETs
fei.scopus.subjectNanowire MOSFETs
fei.scopus.subjectPlanar structure
fei.scopus.subjectSi nanosheet MOSFET
fei.scopus.subjectStacked-planar structure
fei.scopus.subjectSymmetrics
fei.scopus.updated2025-02-01
fei.scopus.urlhttps://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85123836017&origin=inward

Arquivos

Coleções