Carrier Mobility Variation Induced by the Substrate Bias in Ω-gate SOI Nanowire MOSFETs

Nenhuma Miniatura disponível
Citações na Scopus
1
Tipo de produção
Artigo de evento
Data
2019-10-17
Autores
BERGAMACHI, F. E.
RIBEIRO, T. A.
PAZ, B. C.
Michelly De Souza
BARRAUD, S.
CASSE, M.
VINET, M.
FAYNOT, O.
Marcelo Antonio Pavanello
Orientador
Periódico
2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019
Título da Revista
ISSN da Revista
Título de Volume
Citação
BERGAMACHI, F. E.; RIBEIRO, T. A.; PAZ, B. C.; DE SOUZA, M.; BARRAUD, S.; CASSE, M.; FAYNOT, O.; PAVANELLO, M. A.Carrier Mobility Variation Induced by the Substrate Bias in Ω-gate SOI Nanowire MOSFETs. 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2019, Oct. 2019.
Texto completo (DOI)
Palavras-chave
Resumo
this work, an experimental analysis on the carrier mobility of p- and n-type Ω-gate SOI nanowire MOS transistors with different fin widths is done by varying substrate bias. Y-function method was used to extract mobility and its degradation coefficients. Differently from previously reported data from pMOS transistors, in which carrier mobility degrades with substrate bias increase, an improvement in carrier mobility is verified for n-type devices when back bias is increased from negative voltages up to 10V. However, by raising back bias up to 100V, causes carrier mobility degradation. Three-dimensional simulations confirmed this effect and showed that strong back bias attract the channel to the bottom interface, causing carrier confinement and, thus, increasing scattering mechanisms.

Coleções