Artigos
URI Permanente para esta coleção
Navegar
Navegando Artigos por Autor "Added N."
Agora exibindo 1 - 11 de 11
Resultados por página
Opções de Ordenação
Artigo de evento A commercial off-the-shelf pMOS transistor as X-ray and heavy ion detector(2015) Silveira M.A.G.; Melo M.A.A.; Aguiar V.A.P.; Rallo A.; Santos R.B.B.; Medina N.H.; Added N.; Seixas L.E.; Leite F.G.; Cunha F.G.; Cirne K.H.; Giacomini R.; de OLIVEIRA J.A.© Published under licence by IOP Publishing Ltd.Recently, p-channel metal-oxide-semiconductor (pMOS) transistors were suggested as fit for the task of detecting and quantifying ionizing radiation dose. Linearity, small detection volume, fast readout, portability, low power consumption and low radiation attenuation are some of the pMOS advantages over PIN diode and thermoluminiscent dosimeters. A hand-held measurement system using a low power commercial off-the-shelf pMOSas the sensor would have a clear advantage due to the lower cost incurred by a standard technological process. In this research work, we tested the commercial device 3N163 regarding its behaviouras an X-ray sensor, as well as its possible application as a heavy-ion detector. To study the radiation effects of X-rays, a XRD-7000 (Shimadzu) X-ray diffraction setup was used to produce 10-keV effective energy photons. Heavy ions tests involved 12C, 16O, 19F, 28Si, 35Cl, 63Cu and 107Ag beams scattered at 15° by a 275 μg/cm2 gold target, which provide LETs (Linear Energy Transfer) from 4 to 40 MeV/mg/cm2. The signal readout was done using a 1 GHz oscilloscope with a 10-Gsamples/s conversion rate, high enough to permit the recording of transient pulses in the drain current. In this case, an ion can cause a current signal proportional to the ion beam used. Through this study it was found that a simple commercial pMOS device can be reliably used as a detector of X-rays as well as heavy ion detector.Artigo Analysis of SRAM-Based FPGA SEU Sensitivity to Combined EMI and TID-Imprinted Effects(2016) Benfica J.; Green B.; Porcher B.C.; Poehls L.B.; Vargas F.; Medina N.H.; Added N.; De Aguiar V.A.P.; Macchione E.L.A.; Aguirre F.; Silveira M.A.G.; Perez M.; Sofo Haro M.; Sidelnik I.; Blostein J.; Lipovetzky J.; Bezerra E.A.© 2016 IEEE.This work proposes a novel methodology to evaluate SRAM-based FPGA's susceptibility with respect to Single-Event Upset (SEU) as a function of noise on VDD power pins, Total-Ionizing Dose (TID) and TID-imprinted effect on BlockRAM cells. The proposed procedure is demonstrated for SEU measurements on a Xilinx Spartan 3E FPGA operating in an 8 MV Pelletron accelerator for the SEU test with heavy-ions, whereas TID was deposited by means of a Shimadzu XRD-7000 X-ray diffractometer. In order to observe the TID-induced imprint effect inside the BlockRAM cells, a second SEU test with neutrons was performed with Americium/Beryllium (241 AmBe). The noise was injected into the power supply bus according to the IEC 61.000-4-29 standard and consisted of voltage dips with 16.67% and 25% of the FPGA's VDD at frequencies of 10 Hz and 5 kHz, respectively. At the end of the experiment, the combined SEU failure rate, given in error/bit.day, is calculated for the FPGA's BlockRAM cells. The combined failure rate is defined as the average SEU failure rate computed before and after exposition of the FPGA to the TID.Artigo Analyzing Reliability and Performance Trade-Offs of HLS-Based Designs in SRAM-Based FPGAs under Soft Errors(2017) Tambara L.A.; Tonfat J.; Santos A.; Kastensmidt F.L.; Medina N.H.; Added N.; Aguiar V.A.P.; Aguirre F.; Silveira M.A.G.© 1963-2012 IEEE.The increasing system complexity of FPGA-based hardware designs and shortening of time-to-market have motivated the adoption of new designing methodologies focused on addressing the current need for high-performance circuits. High-Level Synthesis (HLS) tools can generate Register Transfer Level (RTL) designs from high-level software programming languages. These tools have evolved significantly in recent years, providing optimized RTL designs, which can serve the needs of safety-critical applications that require both high performance and high reliability levels. However, a reliability evaluation of HLS-based designs under soft errors has not yet been presented. In this work, the trade-offs of different HLS-based designs in terms of reliability, resource utilization, and performance are investigated by analyzing their behavior under soft errors and comparing them to a standard processor-based implementation in an SRAM-based FPGA. Results obtained from fault injection campaigns and radiation experiments show that it is possible to increase the performance of a processor-based system up to 5,000 times by changing its architecture with a small impact in the cross section (increasing up to 8 times), and still increasing the Mean Workload Between Failures (MWBF) of the system.Artigo Analyzing the Influence of the Angles of Incidence and Rotation on MBU Events Induced by Low LET Heavy Ions in a 28-nm SRAM-Based FPGA(2017) Tonfat J.; Kastensmidt F.L.; Artola L.; Hubert G.; Medina N.H.; Added N.; Aguiar V.A.P.; Aguirre F.; Macchione E.L.A.; Silveira M.A.G.© 1963-2012 IEEE.This paper shows the impact of low linear energy transfer heavy ions on the reliability of 28-nm Bulk static random access memory (RAM) cells from Artix-7 field-programmable gate array. Irradiation tests on the ground showed significant differences in the multiple bit upset cross section of configuration RAM and block RAM memory cells under various angles of incidence and rotation of the device. Experimental data are analyzed at transistor level by using the single-event effect prediction tool called multiscale single-event phenomenon prediction platform coupled with SPICE simulations.Artigo de evento Comparative study of the proton beam effects between the conventional and Circular-Gate MOSFETs(2012) Cirne K.; Silveira M.A.G.; Santos R.B.B.; Gimenez S.P.; Barbosa M.D.L.; Tabacniks M.H.; Added N.; Medina N.H.; De Melo W.R.; Seixas Jr. L.E.; De Lima J.A.The study of ionizing radiation effects on semiconductor devices is of great relevance for the global technological development and is a necessity in some strategic areas in Brazil. This work presents preliminary results of radiation effects in MOSFETs that were exposed to 3.2 Grad radiation dose produced by a 2.6-MeV proton beam. The focus of this work was to electrically characterize a Rectangular-Gate MOSFET (RGT) and a Circular-Gate MOSFET (CGT), manufactured with the On Semiconductor 0.5 μm standard CMOS fabrication process and to verify a suitable geometry for space applications. During the experiment, I DS × V GS curves were measured. After irradiation, the RGT off-state current (I OFF) increased approximately two orders of magnitude reaching practically the same value of the I OFF in the CGT, which only doubled its value. © 2011 Elsevier B.V. All rights reserved.Artigo Elemental mapping of large samples by external ion beam analysis with sub-millimeter resolution and its applications(2018) Silva T.F.; Rodrigues C.L.; Added N.; Rizzutto M.A.; Tabacniks M.H.; Mangiarotti A.; Curado J.F.; Aguirre F.R.; Aguero N.F.; Allegro P.R.P.; Campos P.H.O.V.; Restrepo J.M.; Trindade G.F.; Antonio M.R.; Assis R.F.; Leite A.R.© 2018 Elsevier B.V.The elemental mapping of large areas using ion beam techniques is a desired capability for several scientific communities, involved on topics ranging from geoscience to cultural heritage. Usually, the constraints for large-area mapping are not met in setups employing micro- and nano-probes implemented all over the world. A novel setup for mapping large sized samples in an external beam was recently built at the University of São Paulo employing a broad MeV-proton probe with sub-millimeter dimension, coupled to a high-precision large range XYZ robotic stage (60 cm range in all axis and precision of 5 μm ensured by optical sensors). An important issue on large area mapping is how to deal with the irregularities of the sample's surface, that may introduce artifacts in the images due to the variation of the measuring conditions. In our setup, we implemented an automatic system based on machine vision to correct the position of the sample to compensate for its surface irregularities. As an additional benefit, a 3D digital reconstruction of the scanned surface can also be obtained. Using this new and unique setup, we have produced large-area elemental maps of ceramics, stones, fossils, and other sort of samples.Artigo Experimental setup for Single Event Effects at the São Paulo 8UD Pelletron Accelerator(2014) Aguiar V.A.P.; Added N.; Medina N.H.; Macchione E.L.A.; Tabacniks M.H.; Aguirre F.R.; Silveira M.A.G.; Santos R.B.B.; Seixas Jr. L.E.In this work we present an experimental setup mounted in one of the beam lines at the São Paulo 8UD Pelletron Accelerator in order to study Single Event Effects in electronic devices. The basic idea is to use elastic scattering collisions to achieve a low-flux with a high-uniformity ion beam to irradiate several devices. 12C, 16O, 28Si, 35Cl and 63Cu beams were used to test the experimental setup. In this system it is possible to use efficiently LET values of 17 MeV/mg/cm2 for an external beam arrangement and up to 32 MeV/mg/cm2 for in-vacuum irradiation. © 2014 Elsevier B.V. All rights reserved.Artigo de evento Performance of electronic devices submitted to X-rays and high energy proton beams(2012) Silveira M.A.G.; Cirne K.H.; Santos R.B.B.; Gimenez S.P.; Medina N.H.; Added N.; Tabacniks M.H.; Barbosa M.D.L.; Seixas L.E.; Melo W.; De Lima J.A.In this work we have studied the radiation effects on MOSFET electronic devices. The integrated circuits were exposed to 10 keV X-ray radiation and 2.6 MeV energy proton beam. We have irradiated MOSFET devices with two different geometries: rectangular-gate transistor and circular-gate transistor. We have observed the cumulative dose provokes shifts on the threshold voltage and increases or decreases the transistor's off-state and leakage current. The position of the trapped charges in modern CMOS technology devices depends on radiation type, dose rate, total dose, applied bias and is a function of device geometry. We concluded the circular-gate transistor is more tolerant to radiation than the rectangular-gate transistor. © 2011 Elsevier B.V. All rights reserved.Artigo Reliability calculation with respect to functional failures induced by radiation in TMR arm cortex-M0 soft-core embedded into SRAM-based FPGA(2019) Benites L.A.C.; Benevenuti F.; De Oliveira A.B.; Kastensmidt F.L.; Added N.; Aguiar V.A.P.; Medina N.H.; Guazzelli M.A.© 2019 IEEE.This paper presents comparative results from fault injection (FI) and heavy ions accelerated irradiation on a Xilinx 7 series static RAM (SRAM)-based field-programmable gate array (FPGA) for a soft-core microprocessor mitigated by triple modular redundancy (TMR) with different levels of granularity. The Arm Cortex-M0 soft-core processor executing two software applications is employed as a case study. The TMR implementation is automatically generated from synthesized netlist and includes coarse and fine grain variants. Apart from the TMR mitigation, the configuration memory scrubbing is used as implemented by the engine natively available on Xilinx 7 series FPGAs. Experiments with FI and heavy ions allow analyzing the effectiveness of the automated TMR mitigation combined with memory scrubbing and also to analyze the consistency of reliability metrics from FI and heavy ions. The dynamic cross section of the design was improved up to 4.5 times according to the implemented TMR granularity and when associated with the configuration memory scrubbing.Artigo Reliability on ARM Processors Against Soft Errors Through SIHFT Techniques(2016) Chielle E.; Rosa F.; Rodrigues G.S.; Tambara L.A.; Tonfat J.; Macchione E.; Aguirre F.; Added N.; Medina N.; Aguiar V.; Silveira M.A.G.; Ost L.; Reis R.; Cuenca-Asensi S.; Kastensmidt F.L.© 1963-2012 IEEE.ARM processors are leaders in embedded systems, delivering high-performance computing, power efficiency, and reduced cost. For this reason, there is a relevant interest for its use in the aerospace industry. However, the use of sub-micron technologies has increased the sensitivity to radiation-induced transient faults. Thus, the mitigation of soft errors has become a major concern. Software-Implemented Hardware Fault Tolerance (SIHFT) techniques are a low-cost way to protect processors against soft errors. On the other hand, they cause high overheads in the execution time and memory, which consequently increase the energy consumption. In this work, we implement a set of software techniques based on different redundancy and checking rules. Furthermore, a low-overhead technique to protect the program execution flow is included. Tests are performed using the ARM Cortex-A9 processor. Simulated fault injection campaigns and radiation test with heavy ions have been performed. Results evaluate the trade-offs among fault detection, execution time, and memory footprint. They show significant improvements of the overheads when compared to previously reported techniques.Artigo Reliability-Performance Analysis of Hardware and Software Co-Designs in SRAM-Based APSoCs(2018) Tambara L.A.; Kastensmidt F.L.; Rech P.; Lins F.; Medina N.H.; Added N.; Aguiar V.A.P.; Silveira M.A.G.© 1963-2012 IEEE.All programmable system-on-chip (APSoC) devices provide higher system performance and programmable flexibility at lower costs compared to standalone field-programmable gate array devices and processors. Unfortunately, it has been demonstrated that the high complexity and density of APSoCs increase the system's susceptibility to radiation-induced errors. This paper investigates the effects of soft errors on APSoCs at design level through reliability and performance analyses. We explore 28 different hardware and software co-designs varying the workload distribution between hardware and software. We also propose a reliability analysis flow based on fault injection (FI) to estimate the reliability trend of hardware-only and software-only designs and hardware-software co-designs. Results obtained from both radiation experiments and FI campaigns reveal that performance and reliability can be improved up to 117× by offloading the workload of an APSoC-based system to its programmable logic core. We also show that the proposed flow is a precise method to estimate the reliability trend of system designs on APSoCs before radiation experiments.